This Phase II proposal presents a development plan for a Configuration Manager that further automates the hierarchical integration of Design for Test (DFT) capabilities into the MCM/PCB and IC levels. This Electronic Design Automation (EDA) tool is used in the normal design flow, in conjunction with DFT point tools automating BIST and 1149.1, to achieve a hierarchical specification and integration of DFT that supports integrated test and integrated diagnostic capabilities. The Configuration Manager serves as a unifying tool by capturing the hierarchical DFT specification as a test protocol hierarchy and using it to tie together all the BIST structures, 1149.1 test busses and test data, generated by the DFT point tools, with the rest of the design. It provides greater automation, increased ease of use and the possibility of re-use, all of which result in significant savings in time, effort, and expenditures in the development cycle. In addition, the Configuration Manager provides a graphical user interface based on X-windows/Motif and is intended to work stand-alone or within a broader Design Framework.