SBIR-STTR Award

Automated Generation of Advanced Test Diagrams to Reduce Test Program Set Life-Cycle Costs
Award last edited on: 11/9/2018

Sponsored Program
SBIR
Awarding Agency
DOD : Navy
Total Award Amount
$2,822,994
Award Phase
2
Solicitation Topic Code
N101-029
Principal Investigator
Ronald Taylor

Company Information

Summit Test Solutions

4266 Linda Vista Drive
Fallbrook, CA 92028
   (760) 310-5916
   info@summittests.com
   www.summittests.com
Location: Single
Congr. District: 50
County: San Diego

Phase I

Contract Number: N68335-10-C-0295
Start Date: 4/9/2010    Completed: 10/9/2010
Phase I year
2010
Phase I Amount
$145,309
The objective of this proposal and the proposed research project is to investigate the feasibility of developing a process and associated tools to generate wiring test diagrams automatically using data compliant with the Institute of Electrical and Electronics Engineers (IEEE) Automatic Test Markup Language (ATML) family of standards. Test diagrams show the routing of signals for each test in an automatic test program which tests a Unit Under Test (UUT) from an avionics system or other weapon system on an Automatic Test Equipment (ATE). The test diagrams provide the complete routing of signals from test station instruments to UUT and are a key support document, useful throughout the life cycle of the Test Program Set (TPS). Automated processes for test diagram generation promise to decrease the lengthy time to generate them by eliminating many hours of analysis of test stations, test programs and associated interface hardware. The proposed solution should also enhance the update process and eliminate errors and inconsistencies typical of manually generated diagrams. Relying on the ATML standards for the format of data in this process is a key component of this proposal and will provide a much desired open systems approach.

Keywords:
Test Program, Test Program, Atml, Tps, Ate, Test Diagrams

Phase II

Contract Number: N68335-11-C-0198
Start Date: 8/25/2011    Completed: 8/25/2013
Phase II year
2011
(last award dollars: 2017)
Phase II Amount
$2,677,685

The objective of this Phase II research project is to develop a process and associated tools to generate wiring test diagrams automatically using data compliant with the IEEE Automatic Test Markup Language (ATML) family of standards. Test diagrams show the routing of signals from instruments to Unit Under Test (UUT) pins for each test in an automatic test program which tests a UUT on an Automatic Test Equipment (ATE) and are extremely useful in the troubleshooting of a Test Program Set (TPS). Automating the test diagram generation process will decrease the lengthy time to generate test diagrams by eliminating many hours of analysis of test stations, test programs and associated interface hardware. The Phase I study identified methods to use ATML data to generate test diagrams which provides a much desired open systems approach and will be employed in Phase II. Phase II work will also consist of producing ATML development tools for the ATML Test Station and Test Adapter to assist in the generation of ATML instance files, the resultant files will be used as an input to the test diagram tool. Phase I demonstrated that ATML support tools are essential for cost effective implementation of the ATML standards.

Keywords:
Test Program Set, Test Program Set, Test Diagrams, Automatic Test Markup Language, Automatic Test Equipment